# **Software Requirements Specification (SRS)**

For projects

# 1531 (KU FE Module)

Version: 1.0

# RESTRICTION OF USE, DUPLICATION, OR DISCLOSURE OF PROPRIETARY INFORMATION

This document contains proprietary information that is the sole property of DSIT. The document is submitted to the recipient for his use only. By receiving this document, the recipient undertakes not to duplicate the document or to disclose in part, or in whole any of the information contained herein to any third party without receiving beforehand written permission from DSIT.

B.A. Microwaves LTD.

10 Marconi St. P.O.B. 25482, Haifa 3125401

Tel. +972-4-8202715

Fax. +972-4-8202716



bamw@bamicrowaves.co.il www.bamicrowaves.co.il



# **Table of Contents**

| 1             | Chan  | Changes3                                                        |    |  |  |
|---------------|-------|-----------------------------------------------------------------|----|--|--|
| 2             |       | Project 1531                                                    |    |  |  |
|               |       | ntroduction                                                     |    |  |  |
|               | 2.2 S | ystem block diagram                                             | 5  |  |  |
| 2.3 Objective |       |                                                                 |    |  |  |
|               | 2.4 E | Errors indications and system failures treatment                | 6  |  |  |
|               | 2.5 S | ynthesizer registers values                                     | 7  |  |  |
| 3             |       | ÄRT                                                             |    |  |  |
|               | 3.1 E | Electrical Specification                                        | 8  |  |  |
|               | 3.2 H | Iost Communication Protocol                                     | 9  |  |  |
|               | 3.2.1 | Packet Structure                                                | 10 |  |  |
|               | 3.3 N | Messages                                                        | 10 |  |  |
|               | 3.3.1 | Messages request groups – from host to on board MCU             |    |  |  |
|               | 3.3.2 | Control Message                                                 | 12 |  |  |
|               | 3.3.3 | Status Message                                                  | 13 |  |  |
|               | 3.3.4 | ADC configuration Message                                       | 14 |  |  |
|               | 3.3.5 | Synthesizer (Up / Down) configuration message                   |    |  |  |
|               | 3.3.6 | Flash memory configuration control message                      |    |  |  |
|               | 3.3.7 | CPLD control message                                            |    |  |  |
|               | 3.3.8 | DAC control message                                             | 19 |  |  |
| 4             | Softw | vare Update Session                                             | 20 |  |  |
|               | 4.1 S | oftware Update Messages                                         | 21 |  |  |
| 5             | Hard  | ware                                                            | 22 |  |  |
|               | 5.1 S | chematic                                                        | 22 |  |  |
|               | 5.1.1 | MCU unit                                                        |    |  |  |
|               | 5.1.2 | CPLD unit                                                       | 22 |  |  |
|               | 5.2 N | Aicrocontroller                                                 | 24 |  |  |
|               | 5.3 C | SPIO and Analog Pin Assignments                                 | 24 |  |  |
| 6             | Appe  | ndix A – How to set the registers values of sensitizer ADF-5355 | 26 |  |  |



# 1 Changes

| Name        | Change         | Version | Date     |
|-------------|----------------|---------|----------|
| Roee Zinoue | First Edition. | 1.0     | 07/01/18 |



# 2 **Project 1531**

#### 2.1 Introduction

This document describes the SW operation of the KU FE module.

This module will output range of frequencies according to digital data that given on a serial communication channel (based on UART-422).

The on board MCU will also configure an on board synthesizer (ADF-5355) unit to output RF signals at range of:

- a. From 950 2620 MHz to 10.95 11.7 GHz. (Tx RF signal).
- b. From 13.75 14.5 GHz to 950 2620 MHz. (Rx RF signal).

The MCU will also control the on board synthesizer by calibrated clock. The calibration will be made via on board CPLD unit and external DAC (PLL circuit).

The module will also be able to sample 6 analog inputs: Temperature, reverse / forward / real voltage and current and stored the samples info on internal FLASH memory section at the MCU (PIC18F45K22) unit.

At a user request those ADC samples (that stored on the internal MCU flash memory) can be read via serial communication at external PC application (among other parameters like: SW version, SW state, synthesizer registers values, RF output signal, etc...).

# 2.2 System block diagram





### 2.3 Objective

Main object of the on board MCU (PIC18F45K22):

- a. To configure the on board synthesizer (ADF-5355) to exit RF signals at the range of:
  - 1. Tx RF signal: From 950 2620 MHz to 10.95 11.7 GHz.
  - 2. Rx RF signal: From 13.75 14.5 GHz to 950 2620 MHz.
- b. To sample 6 analog inputs signal like: Temperature, reverse / forward / real voltage and current.
- c. To store ADC samples at internal flash memory section. And flush them at user selection (this request will be given on the serial channel).
- d. To communication via serial communication (RS-422) with external host station (PC) and send / receive data.
- e. To indicate the system user on system state / failures via external LEDs.

Main object of the on board CPLD unit:

a. To calibrate digital clock that is an input to the on board synthesizer unit (ADF-5355) via VCO circuit using external DAC.

### 2.4 Errors indications and system failures treatment

The system have two connected LEDs that indicate about the following system states:

#### Green led:

This led indicate that certain system operation is set correctly. It will indicate about

- a. System initialize ok and ready to operate at stable state if the following tests will be pass:
  - Serial communication test: the on board MCU will send to host "start frame" and suppose to receive ACK.
  - The Flash on the MCU free space not reach to quarter of his limit size.
  - Connection to CPLD unit test: the on board MCU will send to the on board CPLD unit unique frame and suppose to receive ACK.

If all off the above tests will pass ok the green led will blink 3 times.



#### Red led:

This led indicate that certain system have failure on one of the requested operation. It will indicate about:

- a. Serial communication failure: The MCU sent to host "start frame" and not receive ACK for 30 seconds. Red led will blink 2 times.
- b. Flash memory failure: The Flash on the MCU free space reached to quarter or more of his limit size at this case the system will not store data at the flash until user will select to empty the flash space throw host serial application. Red led will blink 4 times.
- c. Connection to CPLD unit test failure: The MCU sent to CPLD unit "start frame" and not receive ACK for 30 seconds. Red led will blink 6 times.
- d. Synthesizer latch failure: If the on board MCU don't success to latch the selected frequency, the MCU will try to configure and send the digital words more 2 times. If after 3 times the frequency still not latched the red led will blink 8 times.

# 2.5 Synthesizer registers values

The registers values that configure the RF output signals are calculated on the on board MCU at each system run. Please refer to document <u>appendix A</u> to see how they are calculated.

### 3 EUSART

# 3.1 Electrical Specification

The chosen communication channel with the external host is an RS422 with configuration:

- a. Half Duplex Tx / Rx channels.
- b. Baud-rate of: 115200 Kb/s.
- c. 8 bits, 1 start bit, 2 stop bit.
- d. Hardware control, No CTS, RTS.
- e. Voltage range: -7 to +7 VDC.

A detailed waveform diagram of the UART channel can be seen below:





#### 3.2 Host Communication Protocol

The communication protocol between host and microcontroller is a simple master/slave setup. The host always initiates communication by sending its command message. If the microcontroller receives a correct message (framing and CRC are correct), it sends back an ACK replay. If the received message is a request a data from the MCU unit, the returned data will should be treated as an ACK by the host.

If a packet is received with an error, the unit will not respond and the host should treat the sent packet as lost. The timeout for a lost packet is approx. 10ms and 10 continues lost packets.

The packets content is sent on the RS422 channel using an RFC1662 (PPP in HDLC-like Framing) inspired implementation and is protected by an 8bit CRC as required in the RFC.

Packet length is devised from the framing mechanism.

The RFC1662 specification guarantees that the framings char will not appear in the data payload by using an "escape" mechanism, each byte is in the message is compared to the framing character (0x7e) and to the escape character (0x7d) and if it is equal to one of them than the character is 'escaped' by inserting a 0x7d in-front of it in the message and then XORing the character with 0x20. As a byproduct of the escape method, the message length can increase by 100% + 2 framing bytes + 1 CRC byte.

The RFC1662 protocol defines the use of a CRC on the packet to ensure that a correct packet has been received. The CRC polynom used in the MFE is  $x^8 + x^2 + x + 1$  and will be implemented via a lookup table (and a XOR calculation per byte).

The host can send up to 2000 messages per second to the MCU unit.

#### 3.2.1 Packet Structure

Description about packet structure: Each request from host to MCU will get feedback (ACK) message response.

#### 3.2.1.1 From host to MCU – request packet

| Byte # | Value     | Details               |
|--------|-----------|-----------------------|
| 0 – 1  | 0xA5 0x5A | Frame Start Chars.    |
| 2      | MSG_GROUP | Message group.        |
| 3      | MSG_REQ   | Message request type. |
| N >= 0 |           | Number of data bytes. |
| D = N  |           | Data.                 |
| 4 – 5  | CRC       | CRC-16 code.          |

Each request consist 6 fixed bytes + N bytes of data in single request frame.

#### 3.2.1.2 From MCU to host – response packet

| Byte # | Value     | Details                |
|--------|-----------|------------------------|
| 0 – 1  | 0xA5 0x5A | Frame Start Chars.     |
| 2      | MSG_GROUP | Message group.         |
| 3      | MSG_RESP  | Message response type. |
| N >= 0 |           | Number of data bytes.  |
| D = N  |           | Data.                  |
| 4 – 5  | CRC       | CRC-16 code.           |

Each response consist 6 fixed bytes + N bytes of data in single request frame.

# 3.3 Messages

This section defines all messages groups transmitted from the external host to the MCU. All messages are transmitted as hexadecimal data bytes.

Fields that are more than 1 byte long, will be passed in a little-endian format, meaning that the first byte is the least significant and last byte is most significant.

All fields in the messages below that have no explicit size defined, are 8 bit entities.



# 3.3.1 Messages request groups – from host to on board MCU

| Group ID | Group name                            | Short group information                                                |
|----------|---------------------------------------|------------------------------------------------------------------------|
| 0x01     | Control                               | Host set the MCU operation parameters                                  |
| 0x02     | Status and version                    | Host get the MCU operation status and run-time statistics.             |
| 0x03     | ADC configuration                     | Host set the MCU ADC configuration parameters.                         |
| 0x04     | Synthesizer (Up / Down) configuration | Host get or set the Synthesizer up registers configuration parameters. |
| 0x05     | Flash memory configuration            | Host get or set the internal MCU flash memory.                         |
| 0x06     | CPLD control                          | Host get or set the CPLD operation settings and run-time statistics.   |
| 0x07     | DAC control                           | Host set the external CPLD DAC configuration.                          |

KU FE V1.0 page 11 of 26 06/08/2017



# 3.3.2 Control Message

Group ID: 0x01

The control message group allows the external host to control the operation of the MCU. System obligations:

a. MCU to host baud rate speed always set at 115200 bps.

### Request packet info (MSG\_REQ):

| Byte<br>MSG_REQ<br>value | Name            | Description                                                                                                    |
|--------------------------|-----------------|----------------------------------------------------------------------------------------------------------------|
| 0x01                     | MCU reset       | Reset the MCU.                                                                                                 |
| 0x02                     | CPLD reset      | Reset the CPLD.                                                                                                |
| 0x03                     | P.A 1 Enable    | Enable the P.A 1.                                                                                              |
| 0x04                     | P.A 1 set power | Host set power of the P.A 1 (range: 1 – 15).                                                                   |
| 0x05                     | P.A 2 Enable    | Enable the P.A 2.                                                                                              |
| 0x06                     | P.A 2 set power | Host set power of the P.A 2 (range: 1 – 15).                                                                   |
| 0x07                     | Test LEDs       | Insert the 2 connected Leds to blink mode test (the Leds will blink for 10 sec at 1 sec toggle time interval). |

### Response packet info (MSG\_RESP):

| Byte<br>MSG_RESP<br>value | Name                  | DATA<br>size | Description                                                      |
|---------------------------|-----------------------|--------------|------------------------------------------------------------------|
| 0x03                      | P.A 1 Enable<br>OK    | 0            | ACK packet response bit to indicate that the MCU set this option |
| 0x04                      | P.A 1 set power<br>OK | 0            | ACK packet response bit to indicate that the MCU set this option |
| 0x05                      | P.A 2 Enable<br>OK    | 0            | ACK packet response bit to indicate that the MCU set this option |
| 0x06                      | P.A 2 set power<br>OK | 0            | ACK packet response bit to indicate that the MCU set this option |
| 0x07                      | Test LEDs ok          | 0            | Leds test start indication.                                      |



# 3.3.3 Status Message

Group ID: 0x02

The status message group allows the external host to read statistic from the on board mcu such as run time and the on board MCU FW version.

### Request packet info (MSG\_REQ):

| Byte<br>MSG_REQ<br>value | Name                           | Description                                                                                                                         |
|--------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 0x01                     | Get run time (mins).           | Request from the on board MCU the run time (power on) in time format (HH:MM:SS).                                                    |
| 0x02                     | Get MCU FW programed date.     | Request from the on board MCU the date the last programming was preformed (YY:MM:DD)                                                |
| 0x03                     | Set the MCU FW programed date. | Set the on board MCU the F.W date in format (YY:MM:DD)                                                                              |
| 0x04                     | Get MCU serial number.         | Request from the on board MCU the unique serial number (6 Bytes) that was written in the EEPROM memory during calibration progress. |
| 0x05                     | Set the MCU serial number.     | Set the on board MCU the unique serial number (6 Bytes), this number will set on the MCU EEPROM memory section.                     |

## Response packet info (MSG\_RESP):

| Byte<br>MSG_RESP<br>value | Name                            | DATA<br>size<br>(Bytes) | Description                                                       |
|---------------------------|---------------------------------|-------------------------|-------------------------------------------------------------------|
| 0x01                      | MCU run time value.             | 6                       | MCU run time in format: HH:MM:SS.                                 |
| 0x02                      | MCU<br>programed date<br>value. | 6                       | The last programed date in format: YY:MM:DD.                      |
| 0x03                      | Set MCU<br>programed date<br>OK | 0                       | ACK packet response bit to indicate that the MCU set this option. |
| 0x04                      | MCU card serial number value.   | 6                       | MCU serial.                                                       |
| 0x05                      | Set MCU serial<br>number OK     | 0                       | ACK packet response bit to indicate that the MCU set this option. |

# 3.3.4 ADC configuration Message

Group ID: 0x03

The ADC configuration Message group allows the external host to set the internal on board MCU ADC unit registers configuration values.

#### Some obligations:

- a. All samples rate are equal: Time interval between samples = 30 seconds.
- b. The system will start to samples all the connected analog channels (channel 1 to 6) immediately after system boot and initialize.
- c. All samples will save to internal MCU flash memories until memory section is full.
- d. During the synthesizer receiving only the Pre-Amp Temperature will be sampled.
- e. During operation mode we will use default settings for: $V_{referance}$ , and in Right justified result format. In technician mode we can select the desire analog channel to be sampled and result format mode.

#### 3.3.4.1 Request packet info (MSG\_REQ)

| Byte<br>MSG_REQ<br>value | Name                                                    | Description                                                                                                   |
|--------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| 0x01                     | ADC enable                                              | Enable / disable the internal MCU ADC unit operation.                                                         |
| 0x02                     | ADC technician mode                                     | Enable / disable the internal ADC technician mode.                                                            |
| 0x03                     | Analog Channel sample Select (in technician mode only). | Set ADC to sample single channel (CH: 0 -27) or range of channels (set by host application) in circular mode. |
| 0x05                     | Conversion Result Format (in technician mode only).     | Select if the ADC conversion results are Right justified or Left justified.                                   |

#### ADC channel selection:

| Data Byte<br>value | Channel name                    |  |  |
|--------------------|---------------------------------|--|--|
| 0x01               | Pre-Amp Temperature.            |  |  |
| 0x02               | Reverse analog voltage.         |  |  |
| 0x03               | Reverse analog voltage.         |  |  |
| 0x04               | Forward analog voltage.         |  |  |
| 0x05               | Input to system analog voltage. |  |  |
| 0x06               | Current analog voltage.         |  |  |

# 3.3.4.2 Response packet info (MSG\_RESP)

| Byte<br>MSG_RESP<br>value | Name                                  | DATA<br>size<br>(Bytes) | Description                                                       |
|---------------------------|---------------------------------------|-------------------------|-------------------------------------------------------------------|
| 0x01                      | Set ADC enable<br>OK                  | 0                       | ACK packet response bit to indicate that the MCU set this option. |
| 0x02                      | Set Conversion<br>Result Format<br>OK | 0                       | ACK packet response bit to indicate that the MCU set this option. |



### 3.3.5 Synthesizer (Up / Down) configuration message

Group ID: 0x04

The Synthesizer (up / down) configuration message group allows the external host to set the configuration registers values of synthesizer (ADF-5355) up / down (Rx / Tx) units. Please refer to <a href="Appendix B">Appendix B</a> at this document to learn how internal frequencies made in synthesizer ADF-5355.

#### Some obligations:

- a. Except CP current value that given by user throw serial connection all other configuration are constant.
- b. The user will set  $VCO_{out}$  (that range from: 3.4 GHz to: 6.8 GHz) and output divider (from 1 to: 64) to choose desire  $RF_{out}$  frequency, this values will set by host and deliver to MCU throw serial connection.
- c. Resolution (steps size) frequency configuration set at 10 kHz.

### 3.3.5.1 Request packet info (MSG\_REQ):

| Byte<br>MSG_REQ<br>value | Name [                                      | Description                                                        |
|--------------------------|---------------------------------------------|--------------------------------------------------------------------|
|                          |                                             | synthesizer down                                                   |
| 0x01                     | Set synthesizer down $VCO_{out}$ value      | Host set the ${\it VCO}_{out}$ value of the down synthesizer down. |
| 0x02                     | Set synthesizer down "output divider" value | Host set the output divider value of the down synthesizer down.    |
| 0x03                     | Set synthesizer down "CP current " value    | Host set the "CP current" value of the down synthesizer down.      |
|                          |                                             | Synthesizer up                                                     |
| 0x01                     | Set synthesizer down $VCO_{out}$ value      | Host set the ${\it VCO}_{out}$ value of the down synthesizer up.   |
| 0x02                     | Set synthesizer down "output divider" value | Host set the output divider value of the down synthesizer up.      |
| 0x03                     | Set synthesizer down "CP current " value    | Host set the "CP current" value of the down synthesizer up.        |

# 3.3.5.2 Example of configuration:

 $RF_{out} = 1.7 GHz$   $VCO_{out} = 3.4 GHz$ CP current = 1.2



# 3.3.5.3 Response packet info (MSG\_RESP)

Response bit indicate all the request bits at their location. If they

Set: the MCU set the option on ok.

Preset: the MCU fail to set this option.



# 3.3.6 Flash memory configuration control message

Group ID: 0x05

The Flash memory configuration control message group allows the external host to control operation related to internal flash memory on the on board MCU unit.

### 3.3.6.1 Request packet info (MSG\_REQ)

| Byte<br>MSG_REQ<br>value | Name                     | Description                                                              |
|--------------------------|--------------------------|--------------------------------------------------------------------------|
| 0x01                     | Erase flash memory       | Host will erase all flash memory pages.                                  |
| 0x02                     | Check memory conditions  | Host will get percentage indication of the free memory in the flash.     |
| 0x03                     | Read raw data from flash | Host will get 4 bytes of raw data at selected address from flash memory. |

# 3.3.6.2 Response packet info (MSG\_RESP)

| Byte<br>MSG_RESP<br>value | Name                                      | DATA<br>size<br>(Bytes) | Description                                                                                     |
|---------------------------|-------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------|
| 0x01                      | Erase flash<br>memory OK                  | 0                       | ACK packet response bit to indicate that the MCU set this option.                               |
| 0x02                      | Get memory<br>state of the<br>flash       | 0                       | Host will get percentage (in steps of 10 to indicate how memory left in the internal MCU flash. |
| 0x03                      | Get raw data<br>packets from<br>the flash | 4                       | Host Get raw data packets from the flash (MSB byte to LSB byte).                                |



# 3.3.7 CPLD control message

Group ID: 0x06

The CPLD control message group allows the external host to read and set the CPLD operation settings

# 3.3.7.1 Request packet info (MSG\_REQ)

| Byte<br>MSG_REQ<br>value | Name                            | Description                                                                                                                              |
|--------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0x01                     | Get run time (mins).            | Request from the on board MCU the CPLD run time (power on) in time format (HH:MM:SS).                                                    |
| 0x02                     | Get CPLD FW programed date.     | Request from the on board MCU the date the last programming on the CPLD was preformed (YY:MM:DD)                                         |
| 0x03                     | Set the CPLD FW programed date. | Set the on board CPLD the F.W date in format (YY:MM:DD)                                                                                  |
| 0x04                     | Get CPLD serial number.         | Request from the on board MCU the CPLD unique serial number (6 Bytes) that was written in the EEPROM memory during calibration progress. |
| 0x05                     | Set the CPLD serial number.     | Set the CPLD unique serial number (6 Bytes), this number will set on the MCU EEPROM memory section.                                      |

# 3.3.7.2 Response packet info (MSG\_RESP)

| Byte<br>MSG_RESP<br>value | Name                                 | DATA<br>size<br>(Bytes) | Description                                                       |
|---------------------------|--------------------------------------|-------------------------|-------------------------------------------------------------------|
| 0x01                      | MC CPLD U run time value.            | 6                       | CPLD run time in format:<br>HH:MM:SS.                             |
| 0x02                      | CPLD<br>programed date<br>value.     | 6                       | The last programed date in format: YY:MM:DD.                      |
| 0x03                      | Set CPLD<br>programed date<br>OK     | 0                       | ACK packet response bit to indicate that the MCU set this option. |
| 0x04                      | CPLD card<br>serial number<br>value. | 6                       | MCU serial.                                                       |
| 0x05                      | Set CPLD serial number OK            | 0                       | ACK packet response bit to indicate that the MCU set this option. |

### 3.3.8 DAC control message

Group ID: 0x07

The DAC control message group allows the external host to set the connected to MCU DAC registers values.

Beside the digital word to be converted to analog voltage, we can program the DAC to operate at 4 power modes. This done by settings 2 bits in the convert register:

# 3.3.8.1 Request packet info (MSG\_REQ)

| Byte<br>MSG_REQ<br>value | Name                                   | Description                                                                     |
|--------------------------|----------------------------------------|---------------------------------------------------------------------------------|
| 0x1                      | Set ADC in Normal<br>Operation mode    | Host set the ADC to operate in normal voltage mode.                             |
| 0x2                      | Set ADC in Power-Down A operation mode | Host set the ADC to operate in Power-Down (1 kΩ Load to GND) voltage mode.      |
| 0x3                      | Set ADC in Power-Down B operation mode | Host set the ADC to operate in Power-Down (100 kΩ Load to GND) voltage mode.    |
| 0x4                      | Set ADC in Power-Down C operation mode | Host set the ADC to operate in Power-Down (High Impedance Output) voltage mode. |

# 3.3.8.2 Response packet info (MSG\_RESP)

| Byte<br>MSG_RESP<br>value | Name                                         | DATA<br>size<br>(Bytes) | Description                                                       |
|---------------------------|----------------------------------------------|-------------------------|-------------------------------------------------------------------|
| 0x1                       | Set ADC in<br>Normal<br>Operation mode<br>OK | 0                       | ACK packet response bit to indicate that the MCU set this option. |
| 0x2                       | Set ADC in<br>Normal<br>Operation mode<br>OK | 0                       | ACK packet response bit to indicate that the MCU set this option. |
| 0x3                       | Set ADC in<br>Normal<br>Operation mode<br>OK | 0                       | ACK packet response bit to indicate that the MCU set this option. |
| 0x4                       | Set ADC in<br>Normal<br>Operation mode<br>OK | 0                       | ACK packet response bit to indicate that the MCU set this option. |



# 4 Software Update Session

The MFE software update component is a piece of software that is responsible for checking the integrity of the operational software, loading it and running it. The software update component is also responsible for getting a new software image from the host, verify its integrity and saving it to internal flash.

To start the software update process, a power up should be performed with the PROG\_EN discrete line set to '0'. When PROG\_EN equals '0' the software update process does not load the operational software from flash but instead waits for configuration data from the host.

The software update process will sample the PROG\_EN discrete line for approx. TBD milliseconds. If while sampling the PROG\_EN discrete its value does not equal '0' the software update process will load the operational software (if it exists) and jump to it.

As in the operational application, the communication channel is an RS422 Half Duplex, 1Mb/s communication channel as described in section 5.1.

Also, the software update component also uses the RFFC1662 framing as described in section 5.3 and the message / response packet structure is the same.

To verify that the software update component has indeed loaded correctly, the host should request the version string from the MFE. The Version string form the MFE software update component is in the form of B.x where B denotes that this is a software update component version.

When starting a new flash programming operation, the software update process will start by erasing the flash sections affected by the data received, this step is destructive and data saved on that sector will be lost.

The software update component cannot update itself, in case that the software update component needs to be updated a physical access to the MFE will be needed (a PICit3 or similar debugger will be needed to program the MFE controller via ICSP).

Calibration parameters are not programmed via the software update process, and will not be effected by a software upgrade.



# 4.1 Software Update Messages

As stated above, the software update component uses the same communication channel, framing and message format as the operational software, this allows the host to use the same codebase for communicating with the MFE software update component.

The MFE software update component can receive the following messages:

- Version Request.
- Set Data Line.
- Get Data Line.
- Finished Update Process.

The MFE will respond with the following responses:

- Version Response.
- Data Line Status.
- Data Line Data.
- Ack.

# 5 Hardware

# 5.1 Schematic

# **5.1.1 MCU unit**



### 5.1.2 CPLD unit

KU FE V1.0 page 22 of 26 06/08/2017





#### 5.2 Microcontroller

| Recommended PIC           | PIC18F45K22 – 8 bit core |
|---------------------------|--------------------------|
| Operating voltage         | 3.3V                     |
| Inputs (TTL / converter)  | TBD                      |
| Outputs (TTL / converter) | TBD                      |
| POR                       | Available                |
| Internal clock            | 8MHz and up to 64Mhz     |
| Pin count                 | 40                       |

#### Flash Memory

 The PIC microcontroller has 32Kbytes of internal flash memory. This memory will be used for both the software update component software and for the operational software.

### RAM Memory

 The PIC microcontroller has 1536 bytes of internal RAM, the software will use this memory for its stack & heap.

#### Peripherals support:

o Connectivity: 2-UART, 2-SPI, 2-I2C2-MSSP(SPI/I2C).

o ADC: 28 ch, 10-bit.

# 5.3 GPIO and Analog Pin Assignments

| Name in document     | PIN Name                               | Net Name   | Туре                       |  |  |  |
|----------------------|----------------------------------------|------------|----------------------------|--|--|--|
|                      | MCU power, clocks and programing pins: |            |                            |  |  |  |
| 3.3 VDC Enable       | VDD1                                   | VDD1       | Input Analog               |  |  |  |
| MCU_3p3V             | RA0/AN0                                | MCU_3p3V   | Input Analog               |  |  |  |
| Digital ground       | VSS1                                   | VSS1       | Input Analog               |  |  |  |
| Program data Enable  | RB7/PGD                                | PGD        | Bi-directional<br>Discrete |  |  |  |
| Program clock Enable | RB6/PGC                                | PGC        | Input Discrete             |  |  |  |
| System reset         | MCLR/RE3                               | MCLRM      | Input Discrete             |  |  |  |
| OSC1                 | OSC1/RA7                               | OSC1       | Input Analog               |  |  |  |
| OSC2                 | OSC2/RA6                               | OSC2       | Input Analog               |  |  |  |
|                      | RS-422 serial com                      | munication |                            |  |  |  |
| UART 422 RX          | RC7/RX1                                | UART_RX    | Input Discrete             |  |  |  |
| UART 422 TX          | RC6/TX1/AN18                           | UART_TX    | Output Discrete            |  |  |  |
| TXRX_MCU             | RB0/INT0/AN12                          | TXRX_MCU   | Input Discrete             |  |  |  |
| ADC analog inputs    |                                        |            |                            |  |  |  |
| RF_INDET RE2/AN7     |                                        | RF_INDET   | Input Analog               |  |  |  |
| FFWR1 RE1/AN6        |                                        | FFWR1      | Input Analog               |  |  |  |
| FFWR2 RE0/AN5        |                                        | FFWR2      | Input Analog               |  |  |  |
| RREV                 | RA5/AN4/C2OUT                          | RREV       | Input Analog               |  |  |  |



| PA TEMP         | RD5/AN25                       | PA_TEMP         | Input Analog    |  |
|-----------------|--------------------------------|-----------------|-----------------|--|
| UP TEMP         | RB1/INT1/AN10                  | UP_TEMP         | Input Analog    |  |
| DOWN TEMP       | RB5/AN13/CCP3                  | DOWN TEMP       | Input Analog    |  |
| DOWN_TEWP       | System status indicate         |                 | iliput Alialog  |  |
| LED 64          | RC0                            |                 | Output Diserets |  |
| LED_S1          |                                | LED_S1          | Output Discrete |  |
| LED_S2          | RB4/AN11                       | LED_S2          | Output Discrete |  |
|                 | Synthesizer RX dov             | •               | 1               |  |
| DOWN_SYNT_LD    | RD4/AN24/SDO2                  | DOWN_SYNT_LD    | Input Discrete  |  |
| DOWN_SYNT_DATA  | C5/AN17/SDO1                   | DOWN_SYNT_DATA  | Output Discrete |  |
| DOWN_SYNT_CLK   | RC4/SDA1/SDI1/AN16             | DOWN_SYNT_CLK   | Output Discrete |  |
| DOWN_SYNT_LE    | RD3/AN23                       | DOWN_SYNT_LE    | Output Discrete |  |
| DOWN_SYNT_CE    | RD2/AN22                       | DOWN_SYNT_CE    | Output Discrete |  |
|                 | Synthesizer TX up              |                 |                 |  |
| UP_SYNT_LD      | RD1/AN21/CCP4/SDA2/SDI2        | UP_SYNT_LD      | Input Discrete  |  |
| UP_SYNT_DATA    | RD0/AN20/SCL2/SCK2             | UP_SYNT_DATA    | Output Discrete |  |
| UP_SYNT_CLK     | RC3/SCL/SCL1/SCK1              | UP_SYNT_CLK     | Output Discrete |  |
| UP_SYNT_LE      | RC2/CCP1/AN1                   | UP_SYNT_LE      | Output Discrete |  |
| UP_SYNT_CE      | RC1/CCP2                       | UP_SYNT_CE      | Output Discrete |  |
|                 | DAC inputs - Need change conne | ections to CPLD |                 |  |
| DAC_DATA        | RA4/C1OUT                      | DAC_DATA        | Input Discrete  |  |
| DAC_CLK         | RA3/AN3                        | DAC_CLK         | Input Discrete  |  |
| DAC_SYNC        | RA2/AN2                        | DAC_SYNC        | Input Discrete  |  |
| AC_LDAC         | RA1/AN1                        | AC_LDAC         | Input Discrete  |  |
| Sensors         |                                |                 |                 |  |
| 28V_SNS         | RB3/CCP2/AN9                   | 28V_SNS         | Input Discrete  |  |
| P7V_SENSE       | P7V_SENSE                      | P7V_SENSE       | Input Discrete  |  |
| CPLD connection |                                |                 |                 |  |
| CPLD_RX         | RD6/AN26/TX2                   | CPLD_RX         | Input Analog    |  |
| CPLD_TX         | RD7/AN27/RX2                   | CPLD_TX         | Output Discrete |  |
|                 | •                              |                 |                 |  |

KU FE V1.0 page 25 of 26 06/08/2017



# 6 Appendix A – How to set the registers values of sensitizer ADF-5355

\*\* Please refer to unit datasheet for full details.

The Sensitizer ADF-5355 is software programmable unit which mean that each of the unit registers data is given and controlled by 12 registers that each one have control buffer of 32-bit. This registers configuration values will output from the on board MCU unit.

The main equation to calculate the output RF signal from this synthesizer is:

$$RF_{OUT} = INT + \frac{FRAC1 + \frac{FRAC2}{MOD2}}{MOD1} \times (f_{PFD}) / RF \; Divider$$

Where:

RFOUT is the RF output frequency. INT is the integer division factor. FRAC1 is the fractionality.

FRAC2 is the auxiliary fractionality. MOD1 is the fixed 24-bit modulus.

MOD2 is the auxiliary modulus.

RF Divider is the output divider that divides down the VCO frequency.

And

$$f_{PFD} = REF_{IN} \times ((1 + D)/(R \times (1 + T)))$$

Where:

REFIN is the reference frequency input.

D is the REFIN doubler bit.

R is the REF reference division factor.

T is the reference divide by 2 bit (0 or 1).

All this registers values will set from the system host via serial communication channel.